## CZ1005 Digital Logic AS1819 sem1

Name: Wu Sibing Email: WUSI0008@e.ntu.edu.sg

(d)  $0|0|0|1| = |\times 2^{6} + |\times 2^{4} + |\times 2^{2} + |\times 2^{4} + |\times 2^{6} + |\times 2^$ 



2.
(a) -7: 
$$0111 = \frac{2's complement}{2's complement} = \frac{1001}{1001}$$

$$-6: 0110 = \frac{2's complement}{2's complement} = \frac{1010}{1000}$$

$$\frac{1001}{2} = \frac{1010}{2} =$$

$$\frac{0,0,1,11}{00101010}$$
 2's complement

(b) use Schmitt-triger buffer



If VOH(min)(A) >= VIH(min)(B), VOL(max)(A) <= VIL(max)(B), IOH(max)(A) >= IIH(max)(B), IOL(max)(A) >= IIL(max)(B), then A drives B.

VOH(min)(A) = 3.3V, VIH(min)(B) = 3.5V, VOH(min)(A) < VIH(max)(B);

Hence A does not drive B.



If VOH(min)(B) >= VIH(min)(A), VOL(max)(B) <= VIL(max)(A), IOH(max)(B) >= IIH(max)(A), IOL(max)(B) >= IIL(max)(A), then B drives A.

VOH(min)(B)=4.5V, VIH(min)(A)=2.0V, VOH(min)(B) > VIH(max)(A); VOL(max)(B)=0.6V, VIL(max)(A)=0.8V, VOL(max)(B) < VIL(max)(A); IOH(max)(B)=19mA, IIH(max)(A)=0.6mA, IOH(max)(B)> IIH(max)(A); IOL(max)(B)=21mA, IIL(max)(A)=0.8mA, IOL(max)(A) > IIL(max)(B);

Hence B drives A.

fan-out = min 
$$\left\{ \frac{10H}{1_{1H}}, \frac{10L}{1_{1L}} \right\}$$
  
= min  $\left\{ \frac{19}{0.6}, \frac{21}{0.8} \right\}$   
= 26.25 = 26

Fan-out has to be an integer since it specifies the number of standard loads that the output gate can drive





module simplecircuit (input a,b,c, output F);

**assign** F = ( a & b & c) | (a & b & c) | ( a & b & c) | (a & b & c); **endmodule** 

(b)

module decoder2\_4 (input [1:0] Cin, output reg [3:0] Cout);

always @ \*

case(Cin)

2'b00 : Cout = 4'b0001;

2'b01 : Cout = 4'b0010;

2'b10 : Cout = 4'b0100;

2'b11 : Cout = 4'b1000;

endcase

endmodule

endmodule



```
(i) module vendor (input clk, rst, fifty, dollar, output reg insert_coin, dispense,
     reject money);
     parameter Ready = 2'b00, Insert = 1, Dispense = 2, Reject = 3;
     reg [1:0] st, nst;
     always@(posedge clk or negedge rst)
     begin
         if(!rst) st <= Ready;</pre>
         else st <= nst;
     end
     always@* begin
     nst = st;
     {insert coin, dispense, reject money} = 3'b100;
     case(st)
         Ready: begin
                if({fifty, dollar} == 2'b10) nst = Insert;
                else if ({fifty, dollar} == 2'b01) nst = Dispense;
                {insert_coin, dispense, reject_money} = 3'b100;
                end
         Insert: begin
                if({fifty, dollar} == 2'b01) nst = Reject;
                else if ({fifty, dollar} == 2'b10) nst = Dispense;
                {insert coin, dispense, reject money} = 3'b100;
                end
         Dispense: begin
                    nst = Ready;
                    {insert coin, dispense, reject money} = 3'b010;
```

end

```
Reject: begin

nst = Ready;
{insert_coin, dispense, reject_money} = 3'b001;
end

Default: nst = Ready;
endcase
end
endmodule
```